First single-chip digital television video decoder developed

Panasonic AVC American Laboratories, Inc. (PAVCAL) announced December 18th that it has completed development of the world's first single-chip device that will be able to decode digital television video signals and format them for display when America's new, all-digital broadcasting service begins in the fall of 1998.

According to Panasonic, the low-cost single-chip solution was designed for digital and high-definition television (HDTV) receivers, digital set-top boxes that will be used with today's analog TV sets, and computers and other digital products that are being developed now.

The major television networks and scores of local broadcast stations are already building new digital facilities, and over-the-air digital TV programs are projected to reach approximately 30% of American households by November 1998, and over 50% by fall 1999.

"This is the first single-chip device that can decode and display all of the digital TV signals that can be broadcast, using the new digital standard, in any of the different HDTV or standard definition formats," said Sai Naimpally, PAVCAL Vice President and leader of its DTV development team. "It processes the digital signals in two ways, both decoding them for display in their original format, and converting them for use in today's televisions."

The new DTV Broadcast Standard will give TV stations the option of using and switching among any of 18 different television formats, each suited to different purposes. These formats combine different screen ratios (16:9 "wide-screen" or 4:3, like today's TVs), numbers of horizontal and vertical lines of resolution, and scanning methods (either "interlaced" scanning, like today's TV displays, or "progressive" scanning, like computer monitors).

The chip---technically termed a "Digital Television MPEG2 Main Profile at High Level Video Decoder"---functions in both a "full-spec" mode and a "down-conversion" mode. In full-spec mode, it decodes the compressed video signal from the broadcast and outputs the original format; that is, either HDTV (1080 lines interlaced or 720 lines progressive) or SDTV (480 lines interlaced or 480 lines progressive). (For the technically minded: Single-chip operation is made possible by use of 500 MHz concurrent 16 Mbit RambusTM DRAMs.)

The "down-conversion" mode converts all compressed video signals to 480-interlaced and 480-progressive formats. This is accomplished by a memory-efficient MPEG down-conversion algorithm developed by PAVCAL.

Panasonic claims that the operation of the decoder chip conforms to both the DTV Broadcast Standard adopted by the Federal Communications Commission and the more detailed ATSC DTV Standard, drafted by the all-industry Advanced Television Systems Committee (ATSC).

X